# AVC Advantage: Hardware Functional Specifications 

J. Alex Halderman and Ariel J. Feldman<br>\{jhalderm,ajfeldma\}@cs.princeton.edu<br>March 8, 2008

1 Introduction
2 Program Memory
3 Primary Data Memory
4 Other Onboard Memories and RTC
5 Removable Memory Cartridge
6 Interrupt Control
$7 \quad$ Switches and Power Control
8 Parallel Printer Port
9 Operator Panel
10 Voter Panel
11 Voter Panel LCD and Keyboard
12 Voltage Monitor
13 I/O Port Index
14 Photographs

## 1 Introduction

In 1997, Buncombe County, North Carolina, purchased a number of AVC Advantage electronic voting machines for $\$ 5200$ each. In January 2007, they retired these machines and auctioned them off through a government-surplus web site. Andrew Appel purchased one lot of 5 machines for a price of $\$ 82$ for the lot [1], and we reverse engineered one of these machines to develop these functional specifications.

The machine we examined is an AVC Advantage revision "D". It is a full-face direct-recording electronic (DRE) voting machine with a grid of switches and lights that voters use to make their selections. We were able to reverse engineer most of the machine's hardware design using only visual inspection and electrical probing, and we filled in remaining details by partially disassembled the machine's software using IDA [2]. After approximately six man-weeks of labor we produced this report.

This document describes the functionality of the AVC Advantage hardware, broken down into a number of subsystems. We have attempted to describe the hardware as software running on the machine sees it. Joshua Herbach used these specifications to developed a simulator for the machine [3], and we hope other election security researchers will also find this information useful.


The AVC Advantage we studied
[1] Andrew W. Appel. How I Bought Some Voting Machines on the Internet. February 8, 2007. http://www.cs.princeton.edu/~appel/avc/
[2] DataRescue sa/nv. IDA Pro Disassembler. http://www.datarescue.com/idabase
[3] Joshua S. Herbach. Simulating the Sequoia AVC Advantage DRE Voting Machine. May 2007. http://www.cs.princeton.edu/~herbach/SimulatingAVCAdvantage.pdf

## 2 Program Memory



Notes: The SRAM is not installed on our machines. The motherboard will also accept 128 KB EPROM packages, which connect to the D FLIP-FLOP with a slightly different circuit. The bus transceiver's OE line connects to a PAL (not shown); we assume it is high when the processor outputs to the I/O device on port 1.

The AVC Advantage is built around a Z80 CPU, which executes software stored in three 64 KB EPROMs and, optionally, one 32 KB SRAM (which is not battery backed).

The program memory subsystem controls the low 32 KB of the Z80's address space. The first 16 KB of the address space is always mapped to the first 16 KB of EPROM 1. Initially, the second 16 KB of the address space is unmapped (reads return $0 x F F$ and writes have no effect), but programs can use an I/O instruction to direct this space to any 16 KB aligned region of the EPROMs or the SRAM.

Programs change the program memory mapping by outputting a byte to the I/O device on port 1 . The following table shows how this value determines the mapping:

| Start of region | EPROM 1 | EPROM 2 | EPROM 3 | SRAM |
| :--- | :--- | :--- | :--- | :--- |
| 0x0000 | 0001XX11 | 0010XX11 | 0100XX11 | 1000XXX1 |
| 0x4000 | 0001XX10 | 0010XX10 | 0100XX10 | 1000XXX0 |
| 0x8000 | 0001XX01 | 0010XX01 | 0100XX01 | N/A |
| 0xC000 | 0001XX00 | 0010XX00 | 0100XX00 | N/A |
| Unmapped | 0000 XXXX |  |  |  |

Bits shown as X may be either 0 or 1 . Other values should be considered illegal, as they will cause multiple chips to be being selected at once and may result in data corruption.

## 3 Primary Data Memory



Notes: On our machines, the second 128 KB SRAM is not installed, and the memory size selection jumper is set to 128 KB . The OE lines on the bus transceivers connect to PALs (not shown). We assume that Bus Transceiver 1's OE line is high during memory reads and writes when the processor's A15 line is high, and that Bus Transceiver 2's OE line is high when the processor outputs to the I/O device on port 2. A power supply monitor (not shown) sets the CS lines for all SRAMs to low if it detects a power fluctuation.

The AVC Advantage uses battery-backed SRAMs for data storage. A 32 KB SRAM and one or two 128 KB SRAMs are mapped into the processor's address space.

The primary data memory subsystem controls the high 32 KB of the address space. All but the top 1 KB of this region maps directly to the 32 KB SRAM. Programs can map the top 1 KB to any 1 KB aligned region of either 128 KB SRAM using an I/O instruction. If only one 128 KB SRAM is present, the mapping will initially point to the top 1 KB of the 32 KB SRAM. If two are present, it will initially point to the bottom 1 KB of 128 KB SRAM 2.

Programs change the primary data memory mapping by outputting a byte to the I/O device on port 2 . The low 7 bits of this value specify the index of the selected 1 KB region. The high bit selects the SRAM chip: a 1 denotes 128 KB SRAM 1, and a 0 denotes 128 KB SRAM 2 . When only one 128 KB SRAM is installed, a high bit of 0 maps the region directly to the high 1 KB of the 32 KB SRAM, and the other bits are ignored. Note that when two 128 KB SRAMs are present, the top 1 KB of the 32 KB SRAM is inaccessible.

## 4 Other Onboard Memories and RTC



Notes: The bus transceiver's OE line connects to a PAL (not shown); we assume it is high when the processor inputs or outputs to the I/O devices mentioned below. The 3-to-8 decoder's E1 line also connects to a PAL. We infer that it is high when the processor inputs or outputs to I/O devices in the port family $0 x 9 \mathrm{X}$.

The AVC Advantage has three onboard memories that are accessed exclusively using the processor's device I/O facility: an 8 KB configuration EPROM, an 8 KB SRAM, and a real-time clock.

The 8 KB EPROM contains configuration data related to the machine, such as its serial number and a secret key used to authenticate vote data. Only 256 bytes are addressable. To read a byte from the EPROM, programs input a byte from the I/O device on port $0 \times 3 \mathrm{X}$ (for any nibble X). Bits $8-15$ of the processor's address bus during the I/O operation are used as bits 0-7 of the EPROM address; the EPROM's other address bits are set to 0 .

The machine also contains an 8 KB SRAM, which is not battery backed. Programs select a 256 byte region of the SRAM by outputting a byte to the I/O device on port $0 \times 95$. Bits 0,1 , and 2 of the outputted value set bits 8,9 , and 10 of the address; bit 7 sets bit 11 of the address; and bit 6 sets bit 12 of the address. Programs read and write to addresses within the selected 256 byte region by inputting and outputting bytes to port $0 \times 96$. Bits $8-15$ of the processor's address bus are used as bits $0-7$ of the SRAM address.

The real-time clock chip provides the date and time as well as a few tens of bytes of battery-backed storage. Programs set an address to read or write by outputting a byte to port $0 \times 50$. To write to this address, the program outputs a byte to port $0 \times 52$. To read, it inputs a byte from port $0 \times 53$. When not preceded by an address-set command, reads return 0 xFF and writes have no effect. The address must be set again after each read or write, or after the processor resets. Some RTC addresses behave like normal RAM, but others relate to the chip's clock functions. For details, see the datasheet for part BQ3285.

## 5 Removable Memory Cartridge

The AVC Advantage uses removable memory cartridges to transfer ballot definitions, election results, and other data. We understand one variety of memory cartridge-the "Rev. C" Results Cartridge. Other cartridge models may differ somewhat.

The "Rev. C" Results Cartridge contains 96 KB of battery-backed SRAM. It also maintains several pieces of internal state: a 17 bit working address, an LED status bit, an arming bit, an address invalidator bit, and an automatic address increment (AAI) enable bit. These reset to 0 when the cartridge is disconnected or the machine powers down.

The machine has two cartridge slots, which seem to be interchangeable as far as the hardware is concerned. Programs interface to the cartridges by inputting and outputting bytes to a family of I/O ports. Each of the commands below indicates the ports used for Slot A/Slot B.

## out B0/B8 Set Working Address Bits 0-7

Bits 0-7 of the outputted byte set bits 0-7 of the working address.
out B1/B9 Set Working Address Bits 8-12
Bits $0-5$ of the outputted byte set bits $8-12$ of the working address. Bit 7 sets the address invalidator bit.

## out B3/BB Set Working Address Bits 13-16

Bits 0-3 of the outputted byte set bits 13-16 of the working address.
Bit 6 sets the LED status bit; the cartridge's LED illuminates whenever this bit is 1 .
Bit 7 sets the AAI enable bit, described below.

| in B2/BA | Read Byte |
| :--- | :--- |
| out B2/BA | Write Byte |

Read Byte returns the SRAM value at the working address, or 0xFF if the address is out of range or the address invalidator bit is 1 .
Write Byte stores the outputted value to SRAM at the working address, as long as the address is in range, the address invalidator bit is 0 , and the arming bit is 1 .
If the AAI enable bit is 1 , then after each read or write command, the value of the low 8 bits of the working address is incremented modulo 256.

## in B4/BC Read ID Byte

Returns a 1-byte code identifying the cartridge and its capabilities. The "Rev. C" Results Cartridge returns the value $0 \times 12$.

## out B5/BD Set Arming State

Sets the arming bit. If the high four bits of the outputted value match the high four bits returned by the Read ID Byte command, then the arming bit is set to 1 ; otherwise, the bit is set to 0 . (For example, in the "Rev. C" Results Cartridge, the arming bit is set to 1 if the outputted byte is $0 \times 1 \mathrm{X}$, where X can be any value.)

## 6 Interrupt Control

The AVC Advantage pairs a Z80 CPU with two Z84C30 counter/timer circuits (CTCs). Each CTC provides four programmable interrupt channels. The two chips are directly connected to the CPU and daisy chained for simultaneous operation. They operate according to the Z80's "mode 2" interrupt scheme: when an interrupt occurs, the processor jumps to a location specified by an interrupt table in memory. There is one entry in the table for each of the CTC channels. Any of the eight channels can be programmed to generate an interrupt after a specified number of clock cycles or after counting down a number of pulses from an external trigger wired to the channel's CLK/TRG pin. When the interrupt fires, the channel can optionally output a pulse on its ZC/TO pin, which may be interfaced to other hardware. Each CTC channel may be programmed independently using its assigned I/O port; consult the manual [1] for details. The following table describes the input and output signals wired to the channels:

| Chip/ <br> Channel | $\begin{aligned} & \text { I/O } \\ & \text { Port } \end{aligned}$ | Input (CLK/TRG) Pins / Output (ZC/TO) Pins |
| :---: | :---: | :---: |
| CTC0/0 | 0xA0 | Input: Binary counter output; inverts every 64 system clock ticks |
| CTC0/1 | 0xA1 | Output: [Test pin] |
| CTC0/2 | 0xA2 | Input: Connected to !INT pin on RTC (see BP3285 datasheet) |
| CTC0/3 | 0xA3 | Input: High when cartridge present in aux. cartridge slot (slot B) |
| CTC1/0 | 0xA8 | Input: Low during I/O requests to port 0 x 4 F <br> Output: [Test pin] |
| CTC1/1 | 0xA9 | Output: Drives the Operator Panel speaker. Each output pulse from this channel switches the speaker signal from a high value to a low value or vise versa, forming a square wave. |
| CTC1/2 | 0 xAA | Input: Printer port, pin 10 (!ACK signal) |
| CTC1/3 | 0 xAB | None |

## Non-Maskable Interrupts

NMIs, a second type of interrupt, can be generated by a watchdog timer circuit or by one of the motherboard's PALs. Unlike regular interrupts, they cannot be suppressed by disabling interrupts in the CPU. Control jumps to a fixed address- $0 \times 66$-in response to any NMI.

The watchdog circuit triggers when the Watchdog Input bit of the power control register (see Section 7) remains unchanged for more than 1.6 seconds. If the register's "PWRON" bit is 1 , the watchdog timeout causes an NMI.

One of the PALs can also trigger an NMI. We infer that it does this when it detects an opcode being fetched from data RAM (i.e., the CPU indicates !M1 ^ !MREQ ^ A15). Opcode fetches from the 32 KB SRAM that is part of program memory do not trigger NMIs. When this NMI occurs, the circuit sets a status bit, initially 0 , to 1 . Programs query this bit by inputting from port $0 x 07$; bit 1 of the value is the status bit, while bits 0 and 2-7 are 0 . Programs clear this status bit by outputting any value to port $0 x 05$.
[1] Z80 Family CPU Peripherals User Manual, http://www.zilog.com/docs/z80/um0081.pdf

## 7 Switches and Power Control

Inside the voting machine's case there is a panel with a "Power On-Off" knob, a "Polls Open / Polls Closed" locking switch, and a "Print More" button. Software checks the status of these switches (and of the machine's main battery backup and charging circuit) by inputting a byte from I/O port $0 \times 06$. The following table describes the meaning of this value:

## Input Byte, Port 0x06

| Bit 0 | "Print More" | 1 if "Print More" button depressed, 0 otherwise |
| :--- | :--- | :--- |
| Bit 1 | "Polls Open" | 1 if lock in "Polls Open" position, 0 otherwise |
| Bit 2 | "Polls Closed" | 1 if lock in "Polls Closed" position, 0 otherwise |
| Bit 3 | Unused | 0 always |
| Bit 4 | Unused | 0 always |
| Bit 5 | "ON" | 1 if power knob in on position, 0 otherwise |
| Bit 6 | "AC ON" | 1 if AC power cord attached to power, 0 otherwise |
| Bit 7 | "NO BATT" | 1 if main $(12 \mathrm{~V})$ battery disconnected, 0 otherwise |

When the machine is off, turning the "Power On-Off" knob to the "On" position briefly applies power to the motherboard. The machine's software immediately sets a bit in the power control register (described below) that causes the power supply to continue powering the board. Even if the user moves the knob away from the "On" position, the machine will remain powered on until the software clears this bit. Software sets the power control register by outputting a byte to I/O port $0 \times 04$. The following table describes the meaning of this value:

## Output Byte, Port 0x04

| Bit 0 | "PWRON" | 1 to continue powering the motherboard, 0 to shut off |
| :--- | :--- | :--- |
| Bit 1 | Unused |  |
| Bit 2 | Voter Panel Bus Power | 1 to power voter panel electronics, 0 to shut off |
| Bit 3 | Voter Panel Light Power | 1 to power voter panel LEDs and light, 0 to shut off |
| Bit 4 | Unused |  |
| Bit 5 | Unused |  |
| Bit 6 | Unused | Periodic liveness signal sent to the watchdog timer circuit |
| Bit 7 | Watchdog Input | (see Section 6) |

## 8 Parallel Printer Port

The AVC Advantage contains a Seiko DPU-414 thermal roll printer mounted inside its case. The system communicates with the printer via a standard $25-$ pin parallel port (SPP mode). To control the parallel port, software inputs and outputs bytes to devices attached to three of the processor's I/O ports. Outputting to I/O port $0 \times 90$ sets the value of the parallel port's data pins; outputting to I/O port $0 \times 92$ sets the value of the parallel port's control pins. These values are latched to the output pins, so the pin values will not change until they are overridden with another I/O command. Inputting from I/O port 0 x 91 retrieves the immediate state of the parallel port's status pins. The diagram below illustrates the correspondence between the I/O bytes and the parallel port pinout:


For a description of how typical software interfaces to a standard parallel printer, see Section 8 of http://www.lvr.com/files/ibmlpt.txt.

## 9 Operator Panel

Poll workers conduct setup and administrative functions using the AVC Advantage's operator panel. The operator panel contains 16 LEDs, 14 momentary action switches, and an LCD capable of displaying two lines of 24 characters ( $5 \times 8$ pixels). Programs interact with the operator panel by inputting and outputting bytes to I/O devices attached to several ports, as described below.

An Hitachi HD 44780A00 LCD Controller drives the LCD display. Programs interface with this chip by using several I/O ports. These ports determine the state of the chip's E, RS, and R/W status lines, as described in the following table, and cause the controller to input or output a byte from the processor's data bus. Refer to the controller's data sheet for a description of its configuration and character display commands.

| Port | Dir | E | RS | R/W |
| :--- | :--- | :--- | :--- | :--- |
| $0 \times 10$ | Out | 1 | 0 | 0 |
| $0 \times 11$ | In | 1 | 0 | 1 |
| $0 \times 12$ | Out | 1 | 1 | 0 |
| $0 \times 13$ | In | 1 | 1 | 1 |
| Other | - | 0 | - | - |

Programs poll the status of the switches by inputting a byte from the I/O devices on ports $0 \times 14$ and $0 \times 15$. Each bit of the response corresponds to the status of a single switch, as described in the table below. A 1 bit indicates that the switch is depressed.

Programs set the status of the LEDs by outputting a byte to the I/O devices on ports $0 \times 16$ and $0 \times 17$. Each bit corresponds to a single LED, as described in the table below. A bit 1 causes the LED to illuminate. The LEDs hold their state until the program writes a new value to the port.

Switches<br>[In] Port 0x 14

Switches
[In] Port 0x15

## LEDs

[Out] Port 0x16

## LEDs

[Out] Port 0x 17
Bit: 76543210
76543210
76543210
76543210





[^0]
## 10 Voter Panel

Voters select candidates using the machine's voter panel. The panel contains 504 push-button switches and 504 corresponding LEDs. These are divided into two groups of six subpanels, the left subpanel group and the right subpanel group. Each subpanel contains 6 columns and 7 rows of switches and LEDs. This diagram shows the voter panel layout:

For each subpanel group, programs select an active column by outputting a value from $0-5$ to the subpanel group's "select column" I/O port ( $0 \times 47$ for the left group, 0 x 4 F for the right group). The selected column, initially column 0 , remains active until it is overridden. It applies simultaneously to all six subpanels in the subpanel group.

Programs address each individual subpanel using its I/O port, as shown at right. Inputting a byte from the subpanel's port retrieves the state of the active column's switches at that instant. Each bit from 0-6 represents the state of the switch in that row of the active column - a 1 means the

| Left Subpanel Group | Right Subpanel Group |
| :--- | :--- |
| Subpanel, port 0x45 | Subpanel, port 0x4D |
| Subpanel, port 0x44 | Subpanel, port 0x4C |
| Subpanel, port 0x43 | Subpanel, port 0x4B |
| Subpanel, port 0×42 | Subpanel, port 0×4A |
| Subpanel, port 0×41 | Subpanel, port 0×49 |
| Subpanel, port 0×40 | Subpanel, port 0x48 | switch is depressed, and a 0 means it is released. The remaining bit is always 0 .

Outputting a byte to a subpanel's port sets the display pattern for that subpanel. Each bit from 0-6 controls the LED in the corresponding row, with a 1 indicating that the LED will illuminate. The new display pattern immediately sets the state of the LEDs in the subpanel's active column. However, if the active column changes, the LEDs in the new active column take on the existing display pattern for each subpanel. The LEDs in the old active column turn off, but this isn't visible for at least $1 / 6$ second. Effectively, this persistence allows programs to control the appearance of all the LEDs even though the subpanels can only drive one column at a time.

A light inside the booth helps voters read the voter panel. Programs control the light by outputting a byte to port $0 \times 46$. The light, which is initially off, will turn on if bit 7 of this value is 1 or turn off if bit 7 is 0 (the other bits are ignored). It remains in that state until overridden by another I/O command. Reads from $0 x 46$ return 0 .

Voters finalize their selections by pressing a "Cast Vote" button, which illuminates after the voter has selected a candidate for each race. Programs control the illumination in a similar manner to the booth light, using bit 6 of a byte outputted to port $0 \times 4 \mathrm{E}$. Programs check the state of the button by inputting a byte from port $0 \times 4 \mathrm{E}$. If the button is not illuminated, bits 0 and 1 of the value will both be 1 , regardless of the button's position. If the button is illuminated, then, if the button is depressed, bit 0 will be 0 and bit 1 will be 1 , and if the button is released, bit 0 will be 1 and bit 1 will be 0 . In all cases, the unspecified bits will be 0 .


## 11 Voter Panel LCD and Keyboard

The AVC Advantage allows voters to confirm their selections using a two-line LCD display. Programs control it just like they control the operator panel LCD display, except that they use ports $0 \times 70,0 \times 71,0 \times 72$, and $0 \times 73$.

The voter panel also contains a simplified keyboard that voters use to input write-in choices. The keys are divided into five banks. Programs select the active bank by outputting the bank ID to port 0x74. Then they poll the status of the keys in the active bank by inputting a byte from port 0x75. Each bit of the response corresponds to the status of a single key, as described in the table below. A 1 bit indicates that the key is depressed, and a 0 indicates that it is released. Unlabeled bits are always 0 .

| Bit | Bank 0x01 | Bank 0x02 | Bank 0x04 | Bank 0x08 | Bank 0x10 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 'G' | ',' | $\leftarrow$ | "' | 'T' |
| 1 | 'F' | $\bigcirc$ | $\rightarrow$ | '-' | 'S' |
| 2 | 'E' | 'M' | ENTER | 'Z' | 'R' |
| 3 | 'D' | 'L' | $\uparrow$ (upper '•') | 'Y' | 'Q' |
| 4 | 'C' | 'K' | $\downarrow$ (lower ' $\bullet$ ') | 'X' | 'P' |
| 5 | 'B' | 'J' |  | 'W' | 'O' |
| 6 | ' A ' | 'I' |  | 'V' | ' N ' |
| 7 |  | 'H' |  | 'U' |  |

## 12 Voltage Monitor

The AVC Advantage monitors the voltage level of its power supplies and batteries using an ADC0808 eight-channel analog-to-digital converter. Software selects one of the ADC inputs to monitor by writing a byte to port 0x60. This activates the ADC's ALE line and latches the low three bits of the outputted byte into the chip's address latch; they will select an analog input from 0-7.

To sample the selected input and begin conversion, the program outputs an arbitrary byte to port $0 \times 61$, which pulses the ADC's START line. The software checks the status of the conversion by inputting a byte from port $0 \times 63$. Bit 7 indicates the state of the ADC's EOC pin, while bits $0-6$ are 0 . EOC is initially high and remains high for 8 ADC clock cycles after the start of the conversion; it then goes low for 56 ADC clock cycles until the conversion is complete; finally, it returns to a high state and the conversion result is available to be read. The program reads the result by inputting a byte from port $0 \times 62$. This causes the chip's output enable pin to go high, placing the conversion result on the data bus.

The ADC's clock runs 128 times slower than the system clock. A binary counter divides the system clock signal so that the ADC's clock input inverts every 64 system clock cycles. This same signal drives the CTC0 channel 0 CLK/TRG input (see Section 6).

## 13 I/O Port Index



## 14 Photographs



## AVC Advantage motherboard

Connectors (clockwise from upper right): memory cartridges (2), parallel printer port, power in, voter panel power (2), printer power, voter panel data (2).


Results Cartridge "Rev. C"


Control panel (detail)


[^0]:    Notes: Bit 7 of port $0 \times 17$ controls the 'Test' LED and also provides the input to bit 7 of port $0 \times 14$. This allows programs to verify the status of the LED during testing. Writes to any port marked 'In' may result in an unstable condition.

